Show simple item record

dc.contributor.authorMangiras, Dimitriosen
dc.contributor.authorStefanidis, Apostolosen
dc.contributor.authorSeitanidis, Ioannisen
dc.contributor.authorNicopoulos, Chrysostomosen
dc.contributor.authorDimitrakopoulos, Giorgosen
dc.creatorMangiras, Dimitriosen
dc.creatorStefanidis, Apostolosen
dc.creatorSeitanidis, Ioannisen
dc.creatorNicopoulos, Chrysostomosen
dc.creatorDimitrakopoulos, Giorgosen
dc.date.accessioned2021-01-26T09:45:50Z
dc.date.available2021-01-26T09:45:50Z
dc.date.issued2019
dc.identifier.issn1937-4151
dc.identifier.urihttp://gnosis.library.ucy.ac.cy/handle/7/63422
dc.description.abstractTiming-driven placement optimization is applied incrementally in various parts of the flow, together with other timing optimization techniques, to achieve timing closure. In this work, we present a generalized approach for Lagrange-Relaxation-based timing optimization that is used to iteratively relocate gates, flip-flops, and local clock buffers, with the goal being to reduce timing violations. Cells are allowed to move within an appropriately positioned search window, the location of which is decided by force-like timing vectors covering both late and early timing violations. The magnitude of these timing vectors is determined by the value of the corresponding Lagrange Multipliers. The introduced placement optimization is applied in conjunction with a newly proposed flip-flop clustering algorithm that (re)assigns flip-flops to local clock buffers, to separate flip-flops with incompatible timing profiles and to facilitate the subsequent timing-optimization steps. The proposed approach is tested on the ICCAD-2015 benchmarks, providing the best overall results when compared to state-of-the-art timing-driven placement techniques.en
dc.sourceIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systemsen
dc.titleTiming-Driven Placement Optimization Facilitated by Timing-Compatibility Flip-Flop Clusteringen
dc.typeinfo:eu-repo/semantics/article
dc.identifier.doi10.1109/TCAD.2019.2942001
dc.description.startingpage1
dc.description.endingpage1
dc.author.facultyΠολυτεχνική Σχολή / Faculty of Engineering
dc.author.departmentΤμήμα Ηλεκτρολόγων Μηχανικών και Μηχανικών Υπολογιστών / Department of Electrical and Computer Engineering
dc.type.uhtypeArticleen
dc.contributor.orcidNicopoulos, Chrysostomos [0000-0001-6389-6068]
dc.contributor.orcidDimitrakopoulos, Giorgos [0000-0003-3688-7865]
dc.contributor.orcidMangiras, Dimitrios [0000-0002-3602-5862]
dc.contributor.orcidStefanidis, Apostolos [0000-0002-6508-524X]
dc.gnosis.orcid0000-0001-6389-6068
dc.gnosis.orcid0000-0003-3688-7865
dc.gnosis.orcid0000-0002-3602-5862
dc.gnosis.orcid0000-0002-6508-524X


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record