Show simple item record

dc.contributor.authorKonstantinou, Dimitriosen
dc.contributor.authorPsarras, Anastasiosen
dc.contributor.authorNicopoulos, Chrysostomosen
dc.contributor.authorDimitrakopoulos, Giorgosen
dc.creatorKonstantinou, Dimitriosen
dc.creatorPsarras, Anastasiosen
dc.creatorNicopoulos, Chrysostomosen
dc.creatorDimitrakopoulos, Giorgosen
dc.date.accessioned2021-01-26T09:45:50Z
dc.date.available2021-01-26T09:45:50Z
dc.date.issued2020
dc.identifier.issn1557-9999
dc.identifier.urihttp://gnosis.library.ucy.ac.cy/handle/7/63423
dc.description.abstractTo increase system composability and facilitate timing closure, fully synchronous clocking is replaced by more relaxed clocking schemes, such as mesochronous clocking. Under this regime, the modules at the two ends of a mesochronous interface receive the same clock signal, thus operating under the same clock frequency, but the edges of the arriving clock signals may exhibit an unknown phase relationship. In such cases, clock synchronization is needed when sending data across modules. In this brief, we present a novel mesochronous dual-clock first-input-first-output (FIFO) buffer that can handle both clock synchronization and temporary data storage, by synchronizing data implicitly through the explicit synchronization of only the flow-control signals. The proposed design can operate correctly even when the transmitter and the receiver are separated by a long link whose delay cannot fit within the target operating frequency. In such scenarios, the proposed mesochronous FIFO can be extended to support multicycle link delays in a modular manner and with minimal modifications to the baseline architecture. When compared with the other state-of-the-art dual-clock mesochronous FIFO designs, the new architecture is demonstrated to yield a substantially lower cost implementation.en
dc.sourceIEEE Transactions on Very Large Scale Integration (VLSI) Systemsen
dc.titleThe Mesochronous Dual-Clock FIFO Bufferen
dc.typeinfo:eu-repo/semantics/article
dc.identifier.doi10.1109/TVLSI.2019.2946348
dc.description.volume28
dc.description.issue1
dc.description.startingpage302
dc.description.endingpage306
dc.author.facultyΠολυτεχνική Σχολή / Faculty of Engineering
dc.author.departmentΤμήμα Ηλεκτρολόγων Μηχανικών και Μηχανικών Υπολογιστών / Department of Electrical and Computer Engineering
dc.type.uhtypeArticleen
dc.contributor.orcidNicopoulos, Chrysostomos [0000-0001-6389-6068]
dc.contributor.orcidDimitrakopoulos, Giorgos [0000-0003-3688-7865]
dc.contributor.orcidPsarras, Anastasios [0000-0001-6151-9242]
dc.gnosis.orcid0000-0001-6389-6068
dc.gnosis.orcid0000-0003-3688-7865
dc.gnosis.orcid0000-0001-6151-9242


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record