Show simple item record

dc.contributor.authorStavrou, Kyriakosen
dc.contributor.authorKyriacou, Costasen
dc.contributor.authorEvripidou, Paraskevasen
dc.contributor.authorTrancoso, Pedroen
dc.creatorStavrou, Kyriakosen
dc.creatorKyriacou, Costasen
dc.creatorEvripidou, Paraskevasen
dc.creatorTrancoso, Pedroen
dc.date.accessioned2019-11-13T10:42:24Z
dc.date.available2019-11-13T10:42:24Z
dc.date.issued2007
dc.identifier.issn1751-6528
dc.identifier.urihttp://gnosis.library.ucy.ac.cy/handle/7/55031
dc.description.abstractAlthough the dataflow model of execution, with its obvious benefits, has been proposed for a long time, it has not yet been successfully exploited. Nevertheless, as traditional systems have recently started to reach their limits in delivering higher performance, new models of execution that use dataflow-like concepts are being studied. Among these, Data-Driven Multithreading (DDM) is a multithreading model that effectively hides the communication delay and synchronisation overheads. In DDM threads are scheduled as soon as their input data has been produced, that is, in a dataflow-like way. In addition to presenting a motivation to the dataflow model of execution, this paper also presents an overview of the DDM project. In particular, it focuses on the Chip Multiprocessor (CMP) implementation using the DDM model, its hardware, run-time system and performance evaluation. The DDM-CMP inherits the benefits of both the DDM model which allows to overcome the memory wall limitation and the CMP which offers a simpler design, higher degree of parallelism and larger power-performance efficiency, therefore overcoming the power wall. Preliminary experimental results show a significant benefit in terms of both speedup and power consumption, making the DDM-CMP architecture an attractive architecture for future processors. © 2007 Inderscience Enterprises Ltd.en
dc.sourceInternational Journal of High Performance Systems Architectureen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-57549090894&partnerID=40&md5=f4e2cba5944d87c102f0140cc6c4f7eb
dc.subjectpower consumptionen
dc.subjectchip multiprocessoren
dc.subjectCMPen
dc.subjectdata-driven multithreadingen
dc.subjectdataflowen
dc.subjectDDMen
dc.subjectparallelismen
dc.subjectspeedupen
dc.titleChip multiprocessor based on data-driven multithreading modelen
dc.typeinfo:eu-repo/semantics/article
dc.description.volume1
dc.description.issue1
dc.description.startingpage34
dc.description.endingpage43
dc.author.faculty002 Σχολή Θετικών και Εφαρμοσμένων Επιστημών / Faculty of Pure and Applied Sciences
dc.author.departmentΤμήμα Πληροφορικής / Department of Computer Science
dc.type.uhtypeArticleen
dc.description.notes<p>Cited By :8</p>en
dc.source.abbreviationInt.J.High Perform.Syst.Archit.en
dc.contributor.orcidTrancoso, Pedro [0000-0002-2776-9253]
dc.contributor.orcidEvripidou, Paraskevas [0000-0002-2335-9505]
dc.gnosis.orcid0000-0002-2776-9253
dc.gnosis.orcid0000-0002-2335-9505


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record