Show simple item record

dc.contributor.authorStavrou, Kyriakosen
dc.contributor.authorTrancoso, Pedroen
dc.creatorStavrou, Kyriakosen
dc.creatorTrancoso, Pedroen
dc.date.accessioned2019-11-13T10:42:24Z
dc.date.available2019-11-13T10:42:24Z
dc.date.issued2007
dc.identifier.issn1687-3955
dc.identifier.urihttp://gnosis.library.ucy.ac.cy/handle/7/55034
dc.description.abstractThe increased complexity and operating frequency in current single chip microprocessors is resulting in a decrease in the performance improvements. Consequently, major manufacturers offer chip multiprocessor (CMP) architectures in order to keep up with the expected performance gains. This architecture is successfully being introduced in many markets including that of the embedded systems. Nevertheless, the integration of several cores onto the same chip may lead to increased heat dissipation and consequently additional costs for cooling, higher power consumption, decrease of the reliability, and thermal-induced performance loss, among others. In this paper, we analyze the evolution of the thermal issues for the future chip multiprocessor architectures and show that as the number of on-chip cores increases, the thermal-induced problems will worsen. In addition, we present several scenarios that result in excessive thermal stress to the CMP chip or significant performance loss. In order to minimize or even eliminate these problems, we propose thermal-aware scheduler (TAS) algorithms. When assigning processes to cores, TAS takes their temperature and cooling ability into account in order to avoid thermal stress and at the same time improve the performance. Experimental results have shown that a TAS algorithm that considers also the temperatures of neighboring cores is able to significantly reduce the temperature-induced performance loss while at the same time, decrease the chip's temperature across many different operation and configuration scenarios.en
dc.sourceEurasip Journal on Embedded Systemsen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-34250858227&doi=10.1155%2f2007%2f48926&partnerID=40&md5=f90d76bf1eba0901febb116c8575d0b8
dc.titleThermal-aware scheduling for future chip multiprocessorsen
dc.typeinfo:eu-repo/semantics/article
dc.identifier.doi10.1155/2007/48926
dc.description.volume2007
dc.author.faculty002 Σχολή Θετικών και Εφαρμοσμένων Επιστημών / Faculty of Pure and Applied Sciences
dc.author.departmentΤμήμα Πληροφορικής / Department of Computer Science
dc.type.uhtypeArticleen
dc.description.notes<p>Cited By :25</p>en
dc.source.abbreviationEurasip J.Embedded Syst.en
dc.contributor.orcidTrancoso, Pedro [0000-0002-2776-9253]
dc.gnosis.orcid0000-0002-2776-9253


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record