dc.contributor.author | Trancoso, Pedro | en |
dc.contributor.author | Martinez, N. | en |
dc.contributor.author | Larriba-Pey, J. -L | en |
dc.creator | Trancoso, Pedro | en |
dc.creator | Martinez, N. | en |
dc.creator | Larriba-Pey, J. -L | en |
dc.date.accessioned | 2019-11-13T10:42:30Z | |
dc.date.available | 2019-11-13T10:42:30Z | |
dc.date.issued | 2011 | |
dc.identifier.issn | 0302-9743 | |
dc.identifier.uri | http://gnosis.library.ucy.ac.cy/handle/7/55080 | |
dc.description.abstract | Processors have evolved to the now de-facto standard multi-core architecture. The continuous advances in technology allow for increased component density, thus resulting in a larger number of cores on the chip. This, in turn, places pressure on the off-chip and pin bandwidth. Large Last-Level Caches (LLC), which are shared among all cores, have been used as a way to control the out-of-chip requests. In this work we focus on analyzing the memory behavior of a modern demanding application, a graph-based database workload, which is representative of future workloads. We analyze the performance of this application for different cache configurations in terms of: memory access time, bandwidth requirements, and power consumption. The experimental results show that the bandwidth requirements reduce as the number of clusters reduces and the LLC per cluster increases. This configuration is also the most power efficient. If on the other hand, memory latency is the dominant factor, assuming bandwidth is not a limitation, then the best configuration is the one with more clusters and smaller LLCs. © 2011 Springer-Verlag. | en |
dc.source | 24th International Conference on Architecture of Computing Systems, ARCS 2011 | en |
dc.source.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-79952032585&doi=10.1007%2f978-3-642-19137-4_15&partnerID=40&md5=15fa19f62242b53653c9e8b39851eae9 | |
dc.subject | Computer architecture | en |
dc.subject | Bandwidth | en |
dc.subject | Bandwidth requirement | en |
dc.subject | Memory latencies | en |
dc.subject | Multicore architectures | en |
dc.subject | Graph database | en |
dc.subject | Multi core | en |
dc.subject | Power efficient | en |
dc.subject | Off-chip | en |
dc.subject | Database workload | en |
dc.subject | Graph-based | en |
dc.subject | Cache configurations | en |
dc.subject | Component density | en |
dc.subject | De facto standard | en |
dc.subject | Dominant factor | en |
dc.subject | Memory access time | en |
dc.subject | Number of clusters | en |
dc.subject | Power Consumption | en |
dc.subject | Power-aware | en |
dc.title | Memory-, bandwidth-, and power-aware multi-core for a graph database workload | en |
dc.type | info:eu-repo/semantics/article | |
dc.identifier.doi | 10.1007/978-3-642-19137-4_15 | |
dc.description.volume | 6566 LNCS | en |
dc.description.startingpage | 171 | |
dc.description.endingpage | 182 | |
dc.author.faculty | 002 Σχολή Θετικών και Εφαρμοσμένων Επιστημών / Faculty of Pure and Applied Sciences | |
dc.author.department | Τμήμα Πληροφορικής / Department of Computer Science | |
dc.type.uhtype | Article | en |
dc.description.notes | <p>Conference code: 83943</p> | en |
dc.source.abbreviation | Lect. Notes Comput. Sci. | en |
dc.contributor.orcid | Trancoso, Pedro [0000-0002-2776-9253] | |
dc.gnosis.orcid | 0000-0002-2776-9253 | |