Show simple item record

dc.contributor.authorKleanthous, Marios M.en
dc.contributor.authorSazeides, Yiannakisen
dc.contributor.authorOzer, E.en
dc.contributor.authorNicopoulos, Chrysostomos A.en
dc.contributor.authorNikolaou, Panagiotaen
dc.contributor.authorHadjilambrou, Zachariasen
dc.creatorKleanthous, Mariosen
dc.creatorSazeides, Yiannakisen
dc.creatorOzer, E.en
dc.creatorNicopoulos, Chrysostomos A.en
dc.creatorNikolaou, Panagiotaen
dc.creatorHadjilambrou, Zachariasen
dc.date.accessioned2019-11-13T10:40:43Z
dc.date.available2019-11-13T10:40:43Z
dc.date.issued2016
dc.identifier.issn1556-6056
dc.identifier.urihttp://gnosis.library.ucy.ac.cy/handle/7/54266
dc.description.abstractThe common practice for quantifying the benefit(s) of design-time architectural choices of server processors is often limited to the chip- or server-level. This quantification process invariably entails the use of salient metrics, such as performance, power, and reliability, which capture - in a tangible manner - a designs overall ramifications. This paper argues for the necessity of a more holistic evaluation approach, which considers metrics across multiple integration levels (chip, server and datacenter). In order to facilitate said comprehensive evaluation, we utilize an aggregate metric, e.g. the Total Cost of Ownership (TCO), to harness the complexly of comparing multiple metrics at multiple levels. We motivate our proposition for holistic evaluation with a case study that compares a 2D processor to a 3D processor at various design integration levels. We show that while a 2D processor is clearly the best choice at the processor level, the conclusion is reversed at the data-center level, where the 3D processor becomes a better choice. This result emanates mainly from the performance benefits of processor-DRAM 3D integration, and the ability to amortize (at the datacenter-level) the higher 3D per-server cost and lower reliability by requiring fewer 3D servers to match the same performance. © 2015 IEEE.en
dc.sourceIEEE Computer Architecture Lettersen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-84976472119&doi=10.1109%2fLCA.2015.2445877&partnerID=40&md5=32c231e257ba9c2c1ef51f779a8257ef
dc.subjectDesignen
dc.subjectSystems analysisen
dc.subjectServersen
dc.subjectIntegrationen
dc.subjectEvaluation metricsen
dc.subjectChipen
dc.subjectDatacenteren
dc.subjectDesign space explorationen
dc.subjectDesign-space explorationen
dc.subjectHolistic evaluationen
dc.subjectHolistic evaluationsen
dc.subjectIntegrated circuit designen
dc.subjectServeren
dc.subjectThree dimensional integrated circuitsen
dc.titleToward multi-layer holistic evaluation of system designsen
dc.typeinfo:eu-repo/semantics/article
dc.identifier.doi10.1109/LCA.2015.2445877
dc.description.volume15
dc.description.issue1
dc.description.startingpage58
dc.description.endingpage61
dc.author.faculty002 Σχολή Θετικών και Εφαρμοσμένων Επιστημών / Faculty of Pure and Applied Sciences
dc.author.departmentΤμήμα Πληροφορικής / Department of Computer Science
dc.type.uhtypeArticleen
dc.source.abbreviationIEEE Comput.Archit.Lett.en
dc.contributor.orcidNicopoulos, Chrysostomos A. [0000-0001-6389-6068]
dc.gnosis.orcid0000-0001-6389-6068


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record