dc.contributor.author | Kleanthous, Marios M. | en |
dc.contributor.author | Sazeides, Yiannakis | en |
dc.contributor.author | Ozer, E. | en |
dc.contributor.author | Nicopoulos, Chrysostomos A. | en |
dc.contributor.author | Nikolaou, Panagiota | en |
dc.contributor.author | Hadjilambrou, Zacharias | en |
dc.creator | Kleanthous, Marios | en |
dc.creator | Sazeides, Yiannakis | en |
dc.creator | Ozer, E. | en |
dc.creator | Nicopoulos, Chrysostomos A. | en |
dc.creator | Nikolaou, Panagiota | en |
dc.creator | Hadjilambrou, Zacharias | en |
dc.date.accessioned | 2019-11-13T10:40:43Z | |
dc.date.available | 2019-11-13T10:40:43Z | |
dc.date.issued | 2016 | |
dc.identifier.issn | 1556-6056 | |
dc.identifier.uri | http://gnosis.library.ucy.ac.cy/handle/7/54266 | |
dc.description.abstract | The common practice for quantifying the benefit(s) of design-time architectural choices of server processors is often limited to the chip- or server-level. This quantification process invariably entails the use of salient metrics, such as performance, power, and reliability, which capture - in a tangible manner - a designs overall ramifications. This paper argues for the necessity of a more holistic evaluation approach, which considers metrics across multiple integration levels (chip, server and datacenter). In order to facilitate said comprehensive evaluation, we utilize an aggregate metric, e.g. the Total Cost of Ownership (TCO), to harness the complexly of comparing multiple metrics at multiple levels. We motivate our proposition for holistic evaluation with a case study that compares a 2D processor to a 3D processor at various design integration levels. We show that while a 2D processor is clearly the best choice at the processor level, the conclusion is reversed at the data-center level, where the 3D processor becomes a better choice. This result emanates mainly from the performance benefits of processor-DRAM 3D integration, and the ability to amortize (at the datacenter-level) the higher 3D per-server cost and lower reliability by requiring fewer 3D servers to match the same performance. © 2015 IEEE. | en |
dc.source | IEEE Computer Architecture Letters | en |
dc.source.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-84976472119&doi=10.1109%2fLCA.2015.2445877&partnerID=40&md5=32c231e257ba9c2c1ef51f779a8257ef | |
dc.subject | Design | en |
dc.subject | Systems analysis | en |
dc.subject | Servers | en |
dc.subject | Integration | en |
dc.subject | Evaluation metrics | en |
dc.subject | Chip | en |
dc.subject | Datacenter | en |
dc.subject | Design space exploration | en |
dc.subject | Design-space exploration | en |
dc.subject | Holistic evaluation | en |
dc.subject | Holistic evaluations | en |
dc.subject | Integrated circuit design | en |
dc.subject | Server | en |
dc.subject | Three dimensional integrated circuits | en |
dc.title | Toward multi-layer holistic evaluation of system designs | en |
dc.type | info:eu-repo/semantics/article | |
dc.identifier.doi | 10.1109/LCA.2015.2445877 | |
dc.description.volume | 15 | |
dc.description.issue | 1 | |
dc.description.startingpage | 58 | |
dc.description.endingpage | 61 | |
dc.author.faculty | 002 Σχολή Θετικών και Εφαρμοσμένων Επιστημών / Faculty of Pure and Applied Sciences | |
dc.author.department | Τμήμα Πληροφορικής / Department of Computer Science | |
dc.type.uhtype | Article | en |
dc.source.abbreviation | IEEE Comput.Archit.Lett. | en |
dc.contributor.orcid | Nicopoulos, Chrysostomos A. [0000-0001-6389-6068] | |
dc.gnosis.orcid | 0000-0001-6389-6068 | |